# Mechanism and Annihilation of Shallow Trench Isolation Enhanced Poly-Mask Edge N<sup>+</sup>/P-Well Leakage

Kelvin Yih-Yuh Doong<sup>1,2</sup>, Sheng-che Lin<sup>1</sup>, Sunnys Hsieh<sup>1</sup>, Binson Shen<sup>1</sup> Jye-Yen Cheng<sup>1</sup>, Yu-HaoYang<sup>1</sup>, and Charles Ching-Hsiang Hsu<sup>2</sup>

<sup>1</sup>Worldwide Semiconductor Manufacturing Corp., Shinchu, Taiwan TEL: 886-3-567-8888 ext. 2151, FAX: 886-3-566-2048, Email: <u>kelvind@wsmc.com.tw</u> No. 25, Li-shin Road, Science-based Industrial Park, Shinchu, Taiwan, Post-code: 300
<sup>2</sup>Microelectronics Laboratory, Semiconductor Technology & Application Research (STAR) Group, Department of Electrical Engineering, National Tsing-Hua University, R.O.C.

### Abstract

The dislocation at the trench corner under Poly mask edges was found to be the major killer of junction leakage in generic logic technology. The impact of the sacrificial oxide (SAC-OX) of the well ion implantation (I/I) module and the source/drain (S/D) I/I to the defect formation are investigated for the first time. The influence of N<sup>+</sup>/P-Well junction leakage of the I/I sacrificial oxide grown by the **R**apid Thermal **O**xidation (RTO) and the **F**urnace **O**xidation (FO) are evaluated on the process monitoring test structures of junction leakage. Based on the analysis of test structures and the yield evaluation of product, the optimized condition is proposed.

## Introduction

Shallow trench isolation (STI) is the major isolation scheme for the quarter micron logic and memory ULSIs as well as beyond. The process-induced stress of shallow trench isolation is gotten more attention as the down-scaling of device dimension. A number of researches had pointed out the correlation between the generation of dislocation nucleation and the mechanical stress induced by the annealing thermal cycle of trench filling materials [1-4]. The N<sup>+</sup> S/D I/I nucleated defects is identified as the source of the trench dislocation influenced by the mechanical stress and the thermal process of S/D annealing process [5]. However, as fine tuning the 0.25 um generic logic technology, we found that the ion implantation sacrificial oxide also play a key process parameter to suppress the junction leakage of N<sup>+</sup>/P-Well

In this work, we report the tracing of failure mechanism of N<sup>+</sup>/P-Well junction leakage and proposed the defect-free optimized process based on the analysis of process monitor test structures of junction leakage as well as the yield evaluation of mass volume product.

## **Observation of Defect**

The fabrication process of MOSFET with STI structures was based on the generic 0.25 £m generic logic technology. The single Poly/triple (up to five) metal logic process enacts the DUV for the active area (AA) as well as Poly gate pattern transferring and the oxide used as hard mask for AA (SiN) etching. The trenches are filled with the O<sub>3</sub>-TEOS, followed as planarization CMP. The low temperature (750<sup>o</sup>C) densification is enacted prior to SiN-stripped oxide dip and the high temperature (1190<sup>o</sup>C) densification followed as the SiN-stripped, which prevent the weak seam of STI. The transistors utilized an N<sup>+</sup>/P<sup>+</sup> doped Poly gate with dual gate oxide and Ti-salicide with PAI. The fully planarization 3~5 level low-k Flourinated SiO<sub>2</sub> (HDP)/AlCu interconnect system is used as the back end of line.

For verifying the manufacturing capability of 0.25 £m generic logic technology, hundreds lots of the test vehicle containing 512 K SRAM memory array are fabricated. At the end of line, the major yield loss is the special column failure accompanied with high standby leakage. The leakage path is identified as the junction leakage of pull-down NMOS of 6T-SRAM, moreover, the failure is only located at the Cell-A rather than Cell-B as shown in Fig. 1. Compared with the layout of Cell-A, and Cell-B, the spacing of Poly on STI to the edge of active area is 0.0 um and 0.11 um for Cell-A, and Cell-B, respectively. Figure 2 shows the SEM micrographs of Cell-A and Cell-B and the concave-shaped layout at the edge of active area NMOS/PMOS as shown in a~d. Figure 3 shows the dislocation of the failed Cell-A is located at the trench corner under the Poly mask edge.

## **Analysis and Process Optimization**

To evaluate the impact of the I/I sacrificial oxide to the dislocation formation and the N<sup>+</sup>/P-Well junction leakage, the SAC-OX of Well I/I is grown by furnace oxidation ( $T_{ox} = 9.4$  nm, 750  $^{0}$ C) and rapid thermal oxidation ( $T_{ox} = 8.0/10.0/12.0$  nm, 1075  $^{0}$ C) and the SAC-OX of S/D I/I is split into two machines ( $T_{ox} = 9.5/18.5$  nm), which of the split conditions are shown in Fig. 4.

Figure 5 shows the characteristics of NMOSFET/PMOSFET, the narrow devices ( $W_G/L_G=0.35/0.25$ um) and the Cell-A ( $W_{NG}/W_{PG}/L_G=2.79/1.0/0.25$ um). The splits do not obviously effect the sub-threshold leakage, and is free of double hump, which means the sub-threshold leakage induced by the narrow width effect is not related to the yield loss.

Four types of process monitor test structures of junction leakage are evaluated: P-1 is an area-type of AA without Poly; P-5 is a striptype of AA without Poly; P-19 is a strip-type of AA with Poly on AA and STI, the spacing of Poly on STI to AA is 0.11 um and the width of Poly on AA/STI is 0.25 um and 0.32 um, respectively; P-20 is as same as P-19, except the width of Poly on STI is 0.36 um and the spacing of Poly to AA is 0.0 um as shown in Fig. 6. P-5, P-19 and P-20 have the same area and the peripheral length of active area. The I-V characteristics of N<sup>+</sup>/P-Well diode are shown in Fig.7. The condition of SAC-OX of Well I/I by FO conducts higher leakage than by RTO. For P-19 and P-20, the condition of SAC-OX of Well I/I by FO conducts leakage current 3 order of magnitude higher than by RTO at 2.5V reverse biased.

In Figure 8, the cumulative probability distribution of P-19 junction leakage for all of split conditions show the independence of the junction leakage current of the SAC-OX of Well I/I and S/D I/I by RTO and much more sensitive to that of SAC-OX by FO. In figure 9, the cumulative probability distribution of P-20 junction leakage indicates that the thermal budget of SCA-OX of Well I/I is the key parameters and the lager thickness of SAC-OX of S/D I/I provide more protection to prevent the I/I damage.

Based on the analysis of process monitor test structures of junction leakage, the optimized process is proposed: SAC-OX grown by FO (9.4 nm, 750  $^{\circ}$ C) and by RTO (10.0 nm, 1075  $^{\circ}$ C), both of SAC-OX of S/D I/I are 18.5 nm post the spacer etching. Figures 10 and 11 show the cumulative probability distribution of N<sup>+</sup>/P-Well junction leakage of SRAM Cell-A, and Cell-B. Both of the optimized processes come with the same distribution as the thickness of SAC-OX of S/D I/I is 18.5 nm.

#### Summary

The impact of SAC-OX of Well and S/D I/I to the N<sup>+</sup>/P-Well junction leakage is evaluated for the first time. The potential nucleation source of dislocation at the Poly mask edges is generated by the thermal oxidation of Well I/I sacrificial oxide and the dislocation under the Poly mask edges is dominating the N<sup>+</sup>/P-Well junction leakage. The potential nucleation source of dislocation is triggered and formed the dislocation at corner of STI under Poly mask edges. The thicker thickness of SAC-OX of S/D I/I could provide much more resistant to ion implantation damage.

#### Reference

- [1] H.S. Lee et al., IEDM Digest, pp. 158, 1996
- [2] M.H. Park et al., IEDM Digest, pp. 669, 1997
- [3] K. Ishimaru et al., Symp. on VLSI Tech., pp. 123, 1997
- [4] F. Nouri et al., IEEE/SEMI ASMC, pp. 413 1998
- [5] J. Damiano et al., Symp. on VLSI Tech., pp. 212, 1998



**Fig. 1**: Leakage path of failed SRAM and schematic layout of SRAM cell-A ,cell-B



**Fig. 2**: SEM micorgaphs of SRAM cell-A, and cell-B

Fig. 3: TEM micorgaphs of failed cell-A.



**Fig. 4**: Schematic process and sacrificial oxide split conditions.



**Fig. 6**: Schematic layout of test structure of Junction leakage.



**Fig. 9**: Cumulative distribution of P-20  $N^+/P$ -Well junction leakage.



**Fig. 5**: (a)  $I_D$ - $V_G$  of narrow width MOSFETs ( $W_G/L_G = 0.35/0.25$  um).  $V_D=0.25V$  (b)  $I_D$ - $V_G$  of cell-like MOSFETs. ( $W_{NG}/W_{PG}/L_{PG} = 2.79/1.0/0.25$  um).  $V_D=0.25V$ 





10

0.5



**Fig. 8**: Cumulative distribution of P-19 N<sup>+</sup>/P-Well junction leakage.



**Fig. 10**: Cumulative distribution of SRAM cell N<sup>+</sup>/P-Well junction leakage. Furnace oxidation:  $T_{ox}$  of SAC = 9.7 nm. Post Spacer etching  $T_{ox}$  of SAC = 9.5 nm, and 18.5 nm for FO-1.1, and FO-1.2, respectively.

N<sup>+</sup>/ P-Well: Junction Leakage (A)

10<sup>4</sup>

Fig. 11: Cumulative distribution of SRAM Cell N<sup>+</sup>/P-Well junction leakage. Furnace oxidation:  $T_{ox}$  of SAC = 10.0 nm. Post Spacer etching  $T_{ox}$  of SAC = 9.5 nm, and 18.5 nm for RTO-2.1, and RTO-2.2, respectively.